

OPTICAL IA # OIF-DPC-MRX-01.0 INTERNETWORKING IA for Micro Integrated Intradyne Coherent FORUM Receivers



**Implementation Agreement for Integrated Dual Polarization Micro-Intradyne Coherent Receivers** 

IA # OIF-DPC-MRX-01.0

March 31<sup>st</sup>, 2015

Implementation Agreement created and approved by the Optical Internetworking Forum www.oiforum.com



The OIF is an international non-profit organization with over 90 member companies, including the world's leading carriers and vendors. Being an industry group uniting representatives of the data and optical worlds, OIF's purpose is to accelerate the deployment of interoperable, cost-effective and robust optical internetworks and their associated technologies. Optical internetworks are data networks composed of routers and data switches interconnected by optical networking elements.

With the goal of promoting worldwide compatibility of optical internetworking products, the OIF actively supports and extends the work of national and international standards bodies. Working relationships or formal liaisons have been established with IEEE 802.1, IEEE 802.3ba, IETF, IP-MPLS Forum, IPv6 Forum, ITU-T SG13, ITU-T SG15, MEF, ATIS-OPTXS, ATIS-TMOC, TMF and the XFP MSA Group.

> > www.oiforum.com



### Working Group: Physical and Link Layer (PLL) Working Group

### TITLE: Implementation Agreement for Micro Intradyne Coherent Receivers IA # OIF-DPC-MRX-01.0

### SOURCE: TECHNICAL EDITOR

Roger Griggs Oclaro Technology PLC Long Road, Paignton Devon, TQ47AU, UK Phone: +44 1803 698659 Email: roger.griggs@oclaro.com

### WORKING GROUP CHAIR

Karl Gass Sandia National Laboratories P. O. Box 5800 MS-0874 Albuquerque Phone: +1-505-844-8849 Email: <u>iamthedonutking@mac.com</u>

### WORKING GROUP CHAIR

David R. Stauffer, Ph.D Kandou Bus, S.A. QI-I 1015 Lausanne, Switzerland: Phone: +1.802.316.0808 Email: david@kandou.com

**ABSTRACT:** Implementation Agreement for a micro intradyne coherent receiver (ICR) suitable for inclusion in a coherent CFP2 module.



### IA # OIF-DPC-MRX-01.0 IA for Micro Integrated Intradyne Coherent Receivers

**Notice:** This Technical Document has been created by the Optical Internetworking Forum (OIF). This document is offered to the OIF Membership solely as a basis for agreement and is not a binding proposal on the companies listed as resources above. The OIF reserves the rights to at any time to add, amend, or withdraw statements contained herein. Nothing in this document is in any way binding on the OIF or any of its members.

The user's attention is called to the possibility that implementation of the OIF implementation agreement contained herein may require the use of inventions covered by the patent rights held by third parties. By publication of this OIF implementation agreement, the OIF makes no representation or warranty whatsoever, whether expressed or implied, that implementation of the specification will not infringe any third party rights, nor does the OIF make any representation or warranty whatsoever, whether expressed or implied, with respect to any claim that has been or may be asserted by any third party, the validity of any patent rights related to any such claim, or the extent to which a license to use any such rights may or may not be available or the terms hereof.

### © 2011 Optical Internetworking Forum

This document and translations of it may be copied and furnished to others, and derivative works that comment on or otherwise explain it or assist in its implementation may be prepared, copied, published and distributed, in whole or in part, without restriction other than the following, (1) the above copyright notice and this paragraph must be included on all such copies and derivative works, and (2) this document itself may not be modified in any way, such as by removing the copyright notice or references to the OIF, except as needed for the purpose of developing OIF Implementation Agreements.

By downloading, copying, or using this document in any manner, the user consents to the terms and conditions of this notice. Unless the terms and conditions of this notice are breached by the user, the limited permissions granted above are perpetual and will not be revoked by the OIF or its successors or assigns.

This document and the information contained herein is provided on an "AS IS" basis and THE OIF DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO ANY WARRANTY THAT THE USE OF THE INFORMATION HEREIN WILL NOT INFRINGE ANY RIGHTS OR ANY IMPLIED WARRANTIES OF MERCHANTABILITY, TITLE OR FITNESS FOR A PARTICULAR PURPOSE.



| 1  |                                                              |         |
|----|--------------------------------------------------------------|---------|
| 2  | Table of Contents                                            |         |
| 3  |                                                              |         |
| 4  | TABLE OF CONTENTS                                            | 5       |
| 5  | LIST OF FIGURES                                              | 6       |
| 6  | LIST OF TABLES                                               | 6       |
| 7  | Document Revision History                                    | 7       |
| 8  | 1 Introduction                                               | 9       |
| 9  | 2 Functionality                                              |         |
| 10 | 3 High Speed Electrical Interface                            | 11      |
| 11 | 3.1 High Speed Electrical Interface for Type 1               | 11      |
| 12 | 3.2 High Speed Electrical Interface Type 2                   | 13      |
| 13 | 4 Low Speed Electrical Interface                             | 13      |
| 14 | 4.1 Low Speed Electrical Interface for Type 1                | 13      |
| 15 | 4.2 Low Speed Electrical Interface Type 2                    | 14      |
| 16 | 5 Environmental and Operating Characteristics                | 14      |
| 17 | 6 Mechanical                                                 | 15      |
| 18 | 6.1 General                                                  | 15      |
| 19 | 6.2 Type 1 Form Factor                                       | 16      |
| 20 | 6.3 Type 2 Form Factor                                       | 17      |
| 21 | 6.4 Dimension Table                                          | 19      |
| 22 | 7 SPI Interface                                              | 21      |
| 23 | 7.1 Low-speed Pin Assignment Table                           | 21      |
| 24 | 7.2 Functional Diagram of micro-ICR with SPI Interface       | 22      |
| 25 | 7.3 SPI Interface Voltage and Control Specifications         | 23      |
| 26 | 7.4 SPI Read / Write Datagram                                | 23      |
| 27 | 7.5 SPI Read / Write Operation Timing Diagrams               | 23      |
| 28 | 7.6 SPI Timing Specifications                                | 24      |
| 29 | 7.7 SPI Registers Specification                              |         |
| 30 | 8 References                                                 |         |
| 31 | 8.1 Normative references                                     |         |
| 32 | 8.2 Informative references                                   |         |
| 33 | 9 Appendix A: Glossary                                       |         |
| 34 | 10 Appendix B: Opio-Electrical Properties (Informative)      |         |
| 35 | 11 Appendix B: Open issues / current work items              |         |
| 30 | Appendix C. List of companies belonging to the OF at approva | uale 32 |
| 31 |                                                              |         |
| 38 |                                                              |         |



# 2 List of Figures

| 3  | FIGURE 2-1: FUNCTIONAL DIAGRAM OF A DUAL POLARIZATION MICRO INTRADYNE COHERENT RECEIVER | 11 |
|----|-----------------------------------------------------------------------------------------|----|
| 4  | FIGURE 3-1: HIGH-SPEED ELECTRICAL INTERFACE DEFINITION                                  | 12 |
| 5  | FIGURE 3-2: HIGH SPEED FLEXIBLE PCB INTERFACE FOR TYPE 2 FORM FACTOR                    | 13 |
| 6  | FIGURE 4-1: LOW SPEED ELECTRICAL INTERFACE TYPE 2                                       | 14 |
| 7  | FIGURE 6-1: MECHANICAL DIAGRAM FOR TYPE 1 FORM FACTOR                                   | 16 |
| 8  | FIGURE 6-2: MOUNTING FLANGE AND DC/CONTROL PIN LANDING PAD LOCATION                     | 17 |
| 9  | FIGURE 6-3: MECHANICAL DIAGRAM FOR TYPE 2 FORM FACTOR                                   | 17 |
| 10 | FIGURE 6-4: A POSSIBLE MOUNTING METHOD FOR TYPE 2 FORM FACTOR                           | 18 |
| 11 | FIGURE 6-5: FLEXIBLE PCB DETAILS                                                        | 18 |
| 12 | FIGURE 7-1: SCHEMATIC DIAGRAM OF A MICRO-ICR WITH SPI CONTROL                           | 22 |
| 13 | FIGURE 7-2: SPI WRITE OPERATION TIMING DIAGRAM                                          | 24 |
| 14 | FIGURE 7-3: SPI READ OPERATION TIMING DIAGRAM                                           | 24 |
| 15 | FIGURE 7-4: SPI CLIENT READ/WRITE TIMING                                                | 25 |
| 16 | FIGURE 7-5: SPI CLIENT RESET TIMING - ASYNCHRONOUS                                      | 26 |
| 17 | FIGURE 10-1: RECOMMENDED MAXIMUM ALLOWABLE LOCAL OSCILLATOR POWER.                      | 31 |
| 18 | FIGURE 10-2: DEFINITION OF CMRR                                                         | 31 |
| 19 | FIGURE 10-3: TEST METHOD AND NOMENCLATURE FOR THE SIGN OF I-Q PHASE                     | 32 |
| 20 |                                                                                         |    |

# 21

# 22

# 23 List of Tables

| 24 | TABLE 0-1 DOCUMENT REVISION HISTORY                                   | 8  |
|----|-----------------------------------------------------------------------|----|
| 25 | TABLE 3-1: HIGH-SPEED ELECTRICAL INTERFACE DESCRIPTION                |    |
| 26 | TABLE 3-2: HIGH-SPEED ELECTRICAL INTERFACE DIMENSIONS                 |    |
| 27 | TABLE 4-1: LOW-SPEED ELECTRICAL INTERFACE DEFINITION                  | 14 |
| 28 | TABLE 5-1: OPERATING CHARACTERISTICS                                  |    |
| 29 | TABLE 6-1: FIBER CHARACTERISTICS                                      |    |
| 30 | TABLE 6-2: MECHANICAL DIMENSIONS. (DIMENSIONS IN MM)                  |    |
| 31 | TABLE 6-3: MOUNTING DIMENSIONS TYPE 2 FORM FACTOR. (DIMENSIONS IN MM) |    |
| 32 | TABLE 7-1: PIN TABLE FOR USE WITH SPI CONTROL                         | 21 |
| 33 | TABLE 7-2: SPI VOLTAGE AND CONTROL SPECIFICATION                      | 23 |
| 34 | TABLE 7-3: SPI DATA TELEGRAM STRUCTURE                                | 23 |
| 35 | TABLE 7-4: SPI READ / WRITE TIMING SPECIFICATIONS                     | 25 |
| 36 | TABLE 7-5: GENERAL REGISTER MAPPING                                   |    |
| 37 | TABLE 7-6: GENERAL MANUFACTURER INFORMATION REGISTER MAP              |    |
| 38 | TABLE 7-7: BASE SET OF SPI CONTROL FUNCTIONS AND REGISTERS            | 27 |
| 39 | TABLE 7-8: VENDOR SPECIFIC SPI CONTROL FUNCTIONS AND REGISTERS        |    |
| 40 | TABLE 10-1: OPTO-ELECTRICAL PROPERTIES                                |    |
|    |                                                                       |    |



2

# **Document Revision History**

The following table shows the document revision history.

| Document                                              | Date                          | Revisions/Comments                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------------------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OIF-DPC-MRX-01.0<br>Initial release<br>oif2013.271.00 | 10 October 2013               | Initial draft text for discussion leading to baseline text                                                                                                                                                                                                                                                                                                                                                                             |
| OIF-DPC-MRX-01.0<br>Update<br>oif2013.271.01          | 9 May 2014                    | Updated draft text for discussion leading to baseline text                                                                                                                                                                                                                                                                                                                                                                             |
| OIF-DPC-MRX-01.0<br>Update<br>oif2014.186.00          | 21 <sup>st</sup> May 2014     | Added package variant type 2 with flexible PCB interface and mounting to hot side to CFP2 case.<br>Removed yellow highlights from version .01                                                                                                                                                                                                                                                                                          |
| OIF-DPC-MRX-01.0<br>Update<br>oif2014.186.01          | 21 <sup>st</sup> May 2014     | Added SPI bus information                                                                                                                                                                                                                                                                                                                                                                                                              |
| OIF-DPC-MRX-01.0<br>Update<br>oif2014.186.02          | 21 <sup>st</sup> July 2014    | Reformatted into new template to fix formatting errors. Section 7 on SPI implementation significantly enlarged                                                                                                                                                                                                                                                                                                                         |
| OIF-DPC-MRX-01.0<br>Update<br>oif2014.186.03          | 31 <sup>st</sup> July 2014    | Modified introduction to mention SPI interface<br>Modified text in sections 3.2 and 4.2.<br>Updated Table 7.1 (Function definitions for pins 10,17,18, 25 &<br>33)<br>Updated notes to table 7.1<br>Updated text in section 7.1<br>Updated figure 71.<br>Updated note 1 to table 7.6<br>Analogue monitor section added to table 7.7 and updated notes.<br>Deleted "analogue monitor mode selection form table 7.8 and<br>updated notes |
| OIF-DPC-MRX-01.0<br>Update<br>oif2014.186.04          | 31 <sup>st</sup> July 2014    | Includes edits during Q3 2014 Technical Meeting in Boston.                                                                                                                                                                                                                                                                                                                                                                             |
| OIF-DPC-MRX-01.0<br>Update<br>oif2014.186.05          | 31 <sup>st</sup> July 2014    | Version approved for first Straw Ballot. Includes final edits from Q3 2014 meeting in Boston.                                                                                                                                                                                                                                                                                                                                          |
| OIF-DPC-MRX-01.0<br>Update<br>oif2014.186.06          | 22 <sup>nd</sup> October 2014 | Accept all track changes in oif2014.186.05<br>Includes comment resolution after first Straw Ballot. Refer to<br>oif2014.314, Comments Resolution Work Sheet.<br>Mounting hole width dimension modified from 14mm to 15mm.<br>See oif2014.311 and oif2014.317.<br>Default state for Analogue Monitor Selection changed to Vendor<br>Specific Table 7-7. Refer to oif 2014.368. (InPhi comment)                                          |



| OIF-DPC-MRX-01.0<br>Update<br>oif2014.186.07 | 20 <sup>th</sup> January 2015 | Accept all track changes from oif2014.186.06<br>Add two changes to text as agreed at Q4 2014 meeting and<br>shown in oif2014.314.02 which were not shown in oif2015.186.06<br>by mistake. (Section 1 and section 3.1). Use comments list in<br>oif2015.006 to make the following significant edits<br>Correct Typos. Add superscript reference to Note 8 in the last line<br>of Table7-7<br>In Table 7-1 SPI-SCLK renamed SPI-CLK. M-XI thru M-YQ<br>named M0 – M3. Also delete note 3&4.<br>In Figure 7-1 re-order M0 thru M3 and A0 thru A3 to agree with<br>table 7-1. Change reset label from RS to RST.<br>Add hyperlinked cross references to Table 10-1 on page 29 and to<br>Figure 10-1, Figure 10-2, and Figure 10-3 in Table 10-1. |
|----------------------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OIF-DPC-MRX-<br>01.0Update<br>oif2014.186.08 | 2 <sup>nd</sup> May 2015      | Preparation for Publishing. Accept track changes from oif2014.186.07. Add list of OIF members at this date.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

### Table 0-1 Document Revision History



# 1 1 Introduction

This document details an implementation agreement for an integrated micro intradyne coherent receiver initially targeting coherent CFP2 100G PM-QPSK applications with nominal symbol rates up to 32 GBaud. While specifically addressing 100G PM-QPSK applications, this Implementation Agreement strives to remain modulation format and data rate agnostic whenever practical to maximize applicability to future market requirements. This document is not a multi-source agreement, but is expected to be the foundation of future MSAs.

9 100G DWDM represents a significant development expense for component 10 and system suppliers. Currently available photonics components addressing the 11 market are discrete and varied. A need for integration has been identified in 12 order to meet cost and size objectives. This implementation agreement aims to 13 reduce risk to component suppliers and users by identifying and specifying 14 common features and properties of the devices that will enable them to broadly 15 meet the needs of this emerging market.

This Implementation Agreement originates from the "100G long-distance 16 DWDM integrated photonics" and "CFP2 coherent optics transceiver module" 17 18 projects, undertaken in the Physical Link Layer working group. This Implementation Agreement defines: (1) Required functionality. (2) High speed 19 electrical interfaces. (3) Low speed electrical interfaces. (4) Mechanical 21 requirements. (5) Environmental requirements. Also included are informative specifications for (6) opto-electronic interfaces. Two electro-mechanical form 22 factors are defined in this revision of the Implementation Agreement. One is a 23 24 surface mount configuration similar to the first generation ICR. The second form 25 factor employs a flexible circuit RF interface and allows direct connection of the hot surface of the ICR to the heat sinking face of the CFP2 module if required. 26 Differences between Type 1 and Type 2 form factors will be highlighted where 27 appropriate otherwise common characteristics are required between the two. This Implementation Agreement also defines a low speed electrical interface 29 incorporating an SPI bus for control of the TIAs in the coherent receiver. This is equally applicable to the Type 1 and Type 2 formats. The choice of combination 31 32 of the package form factor and whether the TIA has an SPI interface will be specific to the application and customer preference.

This Implementation Agreement does not define the type of technology used in photonics sub-components, nor expected optical transmission performance of systems using receivers conforming to this Implementation Agreement. This Implementation Agreement is intentionally structured not to preclude

differentiation of product or system performance.



# 1 2 Functionality

The required functionality for the micro integrated coherent receiver is shown within the dashed line in Figure 2-1. A single component containing the described functionality is required to meet the objectives of this implementation agreement.

As indicated in Figure 2-1, the coherent receiver requires the following basicfunctionality:

- 8 1. Eight (8) photo-detectors, comprised of 4 sets of balanced detectors
- 9 2. Four (4) linear amplifiers with differential AC coupled outputs
- 10 3. Two (2) ninety degree hybrid mixers with differential outputs
- 4. A polarization splitting element, separating the input signal into two
   orthogonal polarizations, with each polarization delivered to a hybrid mixer
- 5. A polarization maintaining power splitter or polarization splitting
  element, splitting the local oscillator power equally to the two hybrid mixers.
- 6. An optical power tap, and monitor photodiode in the signal input pathbefore the signal polarization splitting element.
- 7. A variable optical attenuator in the signal input path before the signalpolarization splitting element.
- At a minimum, the first 5 of the above functions must be contained in a single photonics component to meet the objectives for the micro integrated coherent receiver. Items 6 and 7 may not be fitted in certain applications.
- 22

The polarization channels are indicated in Figure 2-1 as 'X-Pol' and 'Y-Pol' 23 24 and the phase channels for each labeled XI, XQ and YI, YQ respectively. The 25 complementary outputs for each channel are labeled 'p' and 'n'. X and Y indicate a pair of mutually orthogonal polarizations of any orientation. I and Q are 26 27 mutually orthogonal phase channels in each polarization. I and Q are 28 established relative to the phase of the Local Oscillator where the relationship of the phase of the Signal in the Q channel to the Local Oscillator is either advanced 29 or delayed by nominally 90 degrees as compared to the relationship in the I channel. The relative advance or delay of the Q channel in the Y polarization 31 32 channel should correspond to that in the X polarization channel. The testing method and nomenclature of Figure 10-3 in section 10 shall be used to establish 33 34 the relative advance or delay of the Q channel with respect to the I channel. Outputs 'p' and 'n' are the complementary outputs for each polarization-phase channel and are such that the output voltage for 'p' increases as the Signal and 36

### • OIF OPTICAL INTERNETWORKING FORUM

- 1 Local Oscillator approach the in-phase condition to form constructive
- 2 interference, and the output voltage for 'n' decreases under the same conditions.

Additional required functionality for the integrated coherent receiver
includes:

- Automatic Gain Control (AGC) and/or Manual Gain Control (MGC)
  - User settable output voltage swing
- Independent output swing adjustment for each of the four outputs
- Peak indicators for each output
- MPD(Note1) X-Pol ADC Т [★ XI 90 deg VOA(Note1 PBS Hybrid Mixer SIGNAL ADC Q XQ DSP Y-Pol ADC Ι ΥI 90 deg 本为 BS Hybrid Mixer LOCAL ADC 0 YQ OSCILLATOR
- 10

12

13

14

15

5

6

7

8

9

### 11 Figure 2-1: Functional diagram of a dual polarization micro intradyne coherent receiver.

Notes:

- 1. One configuration for the order of the VOA and MPD is shown. The configuration with the MPD followed by the VOA is an equally acceptable configuration.
- 2. The yellow area enclosed by the dashed line indicates the functionality specified in this implementation agreement.
- 16 17

# 18 3 High Speed Electrical Interface

# 19 3.1 High Speed Electrical Interface for Type 1

The high speed electrical interface for Type 1 is co-planar waveguide, consistent with the pitch and pin definition detailed in Table 3-1, Table 3-2, and Figure 3-1. It is noted for the channel pin-out shown in Figure 3-1 that X, Y, I, Q, p, and n are consistent with the descriptions in Section 10. It is also noted that alternate polarities for the differential signals specified in Figure 3-1 are acceptable.

www.oiforum.com



| Parameter             | Value                | Notes          |
|-----------------------|----------------------|----------------|
| Interface Type        | Differential         |                |
| Channel Number        | 4                    |                |
| Channel Configuration | G-S-S-G              | Per Figure 3-1 |
| Signal Line Coupling  | AC                   |                |
| Signal Line Impedance | 100 ohm Differential |                |
| Channel Pin-Out       | XI                   | Per Figure 3-1 |
|                       | XQ                   | _              |
|                       | YI                   |                |
|                       | YQ                   |                |
| Differential Pin-Out  | Signal               | р              |
|                       | Complimentary Signal | n              |

Table 3-1: High-speed electrical interface description

2

3

1

| Parameter                                                                                               | Symbol | Min | Тур | Max | Units |
|---------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|-------|
| Lead Pitch                                                                                              | А      |     | 0.8 |     | mm    |
| Lead Length (referenced<br>from outside wall of<br>package, as defined by<br>dimension LP2 in Section 6 | В      | 1.5 | 2.0 | 2.5 | mm    |
| Signal Lead Width                                                                                       | С      | 0.1 | 0.2 | 0.3 | mm    |
| Ground Lead Width                                                                                       | D      | 0.1 | 0.2 | 0.3 | mm    |
| Channel Pitch                                                                                           | E      |     | 2.4 |     | mm    |
| Signal to Complimentary<br>Signal Pitch                                                                 | F      |     | 0.8 |     | mm    |

### Table 3-2: High-speed electrical interface dimensions



<sup>4</sup> 



Figure 3-1: High-speed electrical interface definition



# 1 3.2 High Speed Electrical Interface Type 2

2 The high speed electrical interface for the Type 2 form factor is realized using

- a flexible PCB. This is shown in Figure 3-2. The flexible PCB allows for a
- 4 customizable RF connection between a vendor-specific interface on the package
- 5 and a customer-specific interface on the host PCB.



### 6

### 7

### Figure 3-2: High speed flexible PCB interface for Type 2 form factor

8 In one example, the customer interface of the flexible PCB matches the pitch 9 of a CFP2 connector as shown in Figure 3-2. Numerical values relating to each 10 dimension are given in Table 6-2 and Table 6-3.

11

# 12 **4** Low Speed Electrical Interface

# 13 4.1 Low Speed Electrical Interface for Type 1

The low speed electrical connections for Type 1 are provided through 34
pins, located on both sides of the package and numbered as shown in Figure 6-1.
Any unused pins are not required to be present.

17 The photocurrent of each photodiode, or a representative equivalent

18 quantity, shall be measurable.



- The pin pitch is specified to be 0.8 mm. 1
- 2 The pin definitions for the low speed electrical interface are provided in
- 3 Table 4-1.

| Pin # | Symbol  | Description                              | Pin# | Symbol | Description                                 |
|-------|---------|------------------------------------------|------|--------|---------------------------------------------|
| 1     | RFU     | Reserved for future use                  | 34   | RFU    | Reserved for future use                     |
| 2     | RFU     | Reserved for future use                  | 33   | RFU    | Reserved for future use                     |
| 3     | MGC/AGC | MGC/AGC selection (optional)             | 32   | SD     | Shutdown (optional)                         |
| 4     | MPD-C   | Monitor diode cathode (optional)         | 31   | VOA1   | VOA1 Adjust voltage (optional) <sup>2</sup> |
| 5     | MPD-A   | Monitor diode anode (optional)           | 30   | VOA2   | VOA2 Adjust voltage (optional) <sup>2</sup> |
| 6     | PD-YI   | Photodiode bias voltage YI <sup>1</sup>  | 29   | PD-XQ  | Photodiode bias voltage XQ <sup>1</sup>     |
| 7     | PD-YI   | Photodiode bias voltage YI <sup>1</sup>  | 28   | PD-XQ  | Photodiode bias voltage XQ <sup>1</sup>     |
| 8     | PD-YQ   | Photodiode bias voltage YQ <sup>1</sup>  | 27   | PD-XI  | Photodiode bias voltage XI <sup>1</sup>     |
| 9     | PD-YQ   | Photodiode bias voltage YQI <sup>1</sup> | 26   | PD-XI  | Photodiode bias voltage XI <sup>1</sup>     |
| 10    | PI-YI   | Peak indicator YI                        | 25   | PI-XQ  | Peak indicator XQ                           |
| 11    | GA-YI   | Gain adjust YI                           | 24   | GA-XQ  | Gain adjust XQ                              |
| 12    | OA-YI   | Output amplitude adjust YI               | 23   | OA-XQ  | Output amplitude adjust XQ                  |
| 13    | VCC-Y   | Supply voltage amplifier Y               | 22   | VCC-X  | Supply voltage amplifier X                  |
| 14    | GND     | Ground Reference                         | 21   | GND    | Ground Reference                            |
| 15    | OA-YQ   | Output amplitude adjust YQ               | 20   | OA-XI  | Output amplitude adjust XI                  |
| 16    | GA-YQ   | Gain adjust YQ                           | 19   | GA-XI  | Gain adjust XI                              |
| 17    | PI-YQ   | Peak Indicator YQ                        | 18   | PI-XI  | Peak Indicator XI                           |



6

7

8

Table 4-1: Low-speed electrical interface definition

### Notes

- 1. PD-YI, PD-YQ, PD-XI, PD-XQ each represent 2 pins wherein each one of the two pins independently supplies the bias voltage to correspondingly each one of the two photodiodes for the labeled Polarization / Phase channel.
- 2. Pins 31 and 30 (VOA1 and VOA2) shall not be connected internally to ground.

### 10

#### 4.2 11 Low Speed Electrical Interface Type 2

12 The low speed interface for Type 2 is provided by a 34 pad flexible PCB connected to one side of the package body. The package interface is vendor-13 14

specific. The 34 pads on the host PCB are arranged in two rows of 17 pads as

illustrated in Figure 4-1. Refer to Figure 6-3 and Figure 6-4. for details. 15

16



- 17
- 18

### Figure 4-1: Low speed electrical interface Type 2

The pin functions follow those for Type 1 and are shown in Table 4-1. 19

#### **Environmental and Operating Characteristics** 5 20

Basic operating characteristics are listed in Table 5-1. 21



| Parameter                | Unit       | Min    | Тур    | Max  | Note   |   |  |
|--------------------------|------------|--------|--------|------|--------|---|--|
| Symbol Rate              |            | G Buad |        | 32   |        |   |  |
|                          | C-band     | TU-7   | 191.35 |      | 196.20 | 1 |  |
| Operating Frequency      | L-band     | 1112   | 186.00 |      | 191.50 | I |  |
| Amplifier Supply Voltage | V          | 3.14   | 3.3    | 3.47 |        |   |  |
| Photodiado Rias Voltago  | Option 3.3 | V      | 3.135  | 3.3  | 3.465  | 2 |  |
| Filolouloue Blas vollage | Option 5.0 | v      | 4.75   | 5.0  | 5.25   |   |  |
| Monitor Photodiode Bias  | Option 3.3 | V      | 3.135  | 3.3  | 3.465  | C |  |
| Voltage                  | Option 5.0 | v      | 4.75   | 5.0  | 5.25   | 2 |  |
| VOA Control Voltage      | V          | 0      |        | 9    | 5      |   |  |
| Operating Temperature    | Standard   | ŝ      | -5     |      | 75     | 0 |  |
| Operating reinperature   | Preferred  | C      | -5     |      | 80     | 3 |  |
| Operating Humidity       |            | %RH    | 5      |      | 85     | 4 |  |

3

4

5

6

7

8

### Table 5-1: Operating characteristics

### Notes

- 1. Minimum supported range. On 50 GHz grid, as defined in G694.1. At least one of the two frequency bands to be supported.
- 2. Vendor to state which Bias Voltage option or options are allowed both for signal Photodiodes and Monitor Photodiodes.
- 3. Max temperature is the outside surface temperature of the photonic module and is to be measured in the "hot zone" of the case.
- Non condensing.
- 5. Type normally open

### 10 11

23

# 12 6 Mechanical

### 13 6.1 General

The mechanical requirements for the micro integrated coherent receiver are detailed in this section. Two mechanical forms are shown. Type 1 is a surface mount format which is similar to the first generation intradyne coherent receivers. See related documents in section 8.2. Type 2 has a flexible PCB RF interface and allows the hot side of the ICR package to be attached to the heat sink face of the CFP2 package if desired.

20 The requirements include:

- Fiber input and high speed electrical output located on opposite ends of the package
  - Signal input fiber to be Single Mode Fiber (SMF)
- Local oscillator fiber to be Polarization Maintaining Single Mode Fiber (PM SMF)
- DC supply and control voltages applied from the left and right sides of the
   package for Type 1 and from one side only for Type 2. See Figure 6-1 and
   Figure 6-3
- The thermal transfer path shall be through the PCB side of the device for
   Type 1



- The devices hot region shall be within the area indicated in Figure 6-1 and
   Figure 6-3
  - Use of appropriate strain relief in high speed electrical pins for Type 1
- 4

| Parameter                                            |           | Unit | Min | Тур | Max | Note  |
|------------------------------------------------------|-----------|------|-----|-----|-----|-------|
| Recommended Minimum Fibre                            | Standard  |      | 20  |     |     |       |
| Bend radius: PM-SMF on Local<br>Oscillator Input     | Preferred | mm   | 15  |     |     | 1,2,3 |
| Recommended Minimum Fibre Ber<br>SMF on Signal Input | mm        | 15   |     |     |     |       |
| Fibre Buffer Diameter                                |           | μm   |     | 250 |     |       |

### 5 6

7

8

### Table 6-1: Fiber characteristics

### Notes

1. The polarization state in any PM fiber shall be aligned to the slow axis of the PM fiber.

2. The slow axis of any PM fibers shall be aligned to the connector key.

3. All fibers to be uniquely identified.

### 10 6.2 Type 1 Form Factor

### 11 Mechanical drawings for Type 1 are shown in the following figures.



12

13









### Figure 6-2: Mounting flange and DC/control pin landing pad location



4 Mechanical drawings for Type 2 are shown in the following figures.





Figure 6-3: Mechanical diagram for Type 2 form factor





### Figure 6-4: A possible mounting method for Type 2 form factor

- 3 The flexible PCB allows for a customizable RF connection between a vendor-
- 4 specific interface on the package and a customer-specific interface on the host
- 5 PCB, providing routing, pitch adjustment and path equalization as needed.
- 6 Adaptation to the RF interface of a CFP2 module is illustrated in Figure 6-3 and
- 7 Figure 6-5 with dimensions as given in Table 6-2 and Table 6-3.



8

Figure 6-5: Flexible PCB details



#### **Dimension Table** 6.4 1

- The dimensions for the two form factors are combined in Table 6-2 and Table 2
- 6-3 which follow. 3

| Symbol | Description                                                                   | Type 1 Dimensions            |           | Туре | Neto |           |     |                                  |
|--------|-------------------------------------------------------------------------------|------------------------------|-----------|------|------|-----------|-----|----------------------------------|
| Symbol | Description                                                                   | Min                          | Nom       | Max  | Mon  | Nom       | Max | Note                             |
| н      | Package height                                                                | 3.5                          |           | 6.0  | 3.5  |           | 6.0 |                                  |
| LT     | Total length including 90 degree fiber bends                                  |                              |           | 58   |      |           | 55  |                                  |
| LF     | Full length of package<br>including fiber boots                               |                              |           | 43   |      |           | 40  |                                  |
| LB     | Length of package body                                                        |                              |           | 27   | 21   |           | 25  |                                  |
| LH     | Distance between<br>mounting holes<br>(optional)                              |                              | 18        |      |      |           |     |                                  |
| LP1    | Distance between<br>mounting hole center<br>and center of last DC<br>pin      |                              | 2.6       |      |      | 5.4       |     |                                  |
| LP2    | Distance between<br>mounting hole center<br>and RF end of package             |                              | 2.1       |      | -    | -         | -   | Type 1 only                      |
| LP3    | DC/Control pin landing<br>pad location relative to<br>mounting hole center    |                              | 1.0       |      | -    | -         | -   | Type 1 only.<br>Note 2           |
| LP4    | DC/Control pin landing<br>pad length                                          |                              | 3.0       |      | -    | -         | -   | Type 1 only                      |
| WF     | Width of package<br>including mounting<br>flanges and DC pins                 |                              |           | 16   |      | 13.5      |     |                                  |
| WН     | Distance between<br>mounting foot cutout<br>centres                           |                              | 14        |      | -    | -         | -   | Type 1 only                      |
| WB     | Width of package body                                                         |                              | 12        |      |      | 12        |     |                                  |
| WP     | Distance between<br>mounting foot cutout<br>center and first RF pin<br>centre |                              | 2.2       |      | -    | -         | -   | Type 1 only                      |
| HA     | Location of hot region relative to package end                                | 3                            |           | 5    | 3    |           | 5   |                                  |
| НВ     | Location of hot region relative to package edge                               | HW to be centered in package |           |      |      |           |     |                                  |
| HW     | Width of hot region                                                           |                              |           | WB   |      |           | WB  | Centered in package              |
| HL     | Length of hot region                                                          |                              |           | 10   |      |           | 10  |                                  |
| wк     | Width of boot area keep-<br>out region                                        |                              |           | WB   |      |           | 10  | Type 2<br>centered in<br>package |
| LK     | Length of boot area                                                           | (1                           | max LF)-L | В    | (1   | max LF)-L | В   | Maximum                          |



|     | keep-out region                                                  |      |     |      |      |   |   |                       |
|-----|------------------------------------------------------------------|------|-----|------|------|---|---|-----------------------|
| WM  | Width of mounting flanges                                        | 2    | 2.4 | 3    | -    | - | - | Type 1 only           |
| HM  | Height of mounting flanges                                       |      | 0.3 | 0.4  | -    | - | - | Type 1 only<br>Note 1 |
| СВ  | Clearance under fibre boots                                      | 0.25 |     |      | -    | - | - | Type 1 only           |
| CB1 | Clearance between boot and cold side                             | -    | -   | -    | 0.25 |   |   | Type 2 only           |
| CB2 | Clearance between boot and hot side                              | -    | -   | -    | 0.15 |   |   | Type 2 only           |
| DM  | Diameter of mounting holes                                       | 1.35 | 1.4 | 1.45 | -    | - | - |                       |
| WS  | Width of mounting foot pad                                       |      | 3.0 |      |      |   |   |                       |
| WD  | Edge of DC feed-<br>through ceramics to<br>edge of package frame | 0    |     | 0.6  | -    | - | - |                       |
| WX  | Distance between PCB mounting hole centre                        |      | 15  |      |      |   |   | Type 1 only           |

### Table 6-2: Mechanical dimensions. (Dimensions in mm)

2 Notes:

3

 Mounting flanges are screw-down and/or solder type.
 LP3 is offset towards the package body. Refer to Figure 6-3 4

5

#### Dimensions relating to the Type 2 mounting are shown in the following table. 6

| Symbol | Deremeter                                                |     | Dimensio | า    | Netes  |
|--------|----------------------------------------------------------|-----|----------|------|--------|
| Symbol | Parameter                                                | Min | Nom      | Max  | Notes  |
| А      | Pad pitch                                                |     | 0.8      |      | Note 1 |
| В      | Pad length (Contact length between flex pad and PCB pad) | 1.0 | 1.2      | 1.5  | Note1  |
| С      | Pad width                                                |     | 0.35     |      | Note 1 |
| D      | Pad offset to package                                    |     | 2.13     |      | Note 1 |
| Е      | Pad offset pitch                                         |     | 7.2      |      | Note 1 |
| F      | DC Pad pitch                                             |     | 0.8      |      |        |
| FL1    | RF flex length formed state                              |     | 8.6      |      | Note 1 |
| FW1    | RF flex width on PCB                                     |     |          | 12.8 | Note 1 |
| G      | DC Pad row pitch offset                                  |     | 0.4      |      |        |
| J      | PCB Pad width                                            |     | 0.42     |      |        |
| K      | PCB Pad length                                           |     | 1.42     |      |        |
| L      | PCB DC pad width                                         |     | 0.42     |      |        |
| М      | PCB DC pad length                                        |     | 1.40     |      |        |

7

### Table 6-3: Mounting dimensions Type 2 form factor. (Dimensions in mm)

8 Notes

10 Figure 6-5

<sup>9</sup> 1. Typical dimension for the illustrative CFP2 RF flex example shown in Figure 6-3, Figure 6-4 and



# 2 7 SPI Interface

1

The following section defines the implementation of a micro-ICR with SPI control interface for the TIAs along with the base required registers and command set. The micro-ICR is defined as the Client or Slave in the SPI interface. In this section, relating to the SPI specification, the term "Client" and "Slave" are used interchangeably.

### 8 7.1 Low-speed Pin Assignment Table

9 The pin table with SPI control option is shown in Table 7-1

| Pin # | Symbol   | Description                                       | Pin# | Symbol  | Description                                       |
|-------|----------|---------------------------------------------------|------|---------|---------------------------------------------------|
| 1     | SPI-MOSI | Master output, slave (client) input               | 34   | SPI-CLK | Serial clock                                      |
| 2     | SPI-MISO | Master input, slave (client) output               | 33   | SPI-CS  | Client (Slave) select                             |
| 3     | RFU      | Reserved for future use                           | 32   | SPI-RST | SPI reset                                         |
| 4     | MPD-C    | Monitor diode cathode (optional)                  | 31   | VOA1    | VOA1 Adjust voltage (optional) <sup>2</sup>       |
| 5     | MPD-A    | Monitor diode anode (optional)                    | 30   | VOA2    | VOA2 Adjust voltage (optional) <sup>2</sup>       |
| 6     | PD-YI    | Photodiode bias voltage YI <sup>1</sup>           | 29   | PD-XQ   | Photodiode bias voltage XQ <sup>1</sup>           |
| 7     | PD-YI    | Photodiode bias voltage YI <sup>1</sup>           | 28   | PD-XQ   | Photodiode bias voltage XQ <sup>1</sup>           |
| 8     | PD-YQ    | Photodiode bias voltage YQ <sup>1</sup>           | 27   | PD-XI   | Photodiode bias voltage XI <sup>1</sup>           |
| 9     | PD-YQ    | Photodiode bias voltage YQI <sup>1</sup>          | 26   | PD-XI   | Photodiode bias voltage XI <sup>1</sup>           |
| 10    | M2       | Analogue Monitor YI Output_PkD or<br>Gain Monitor | 25   | M1      | Analogue monitor XQ Output_PkD or<br>Gain Monitor |
| 11    | RFU      | Reserved for future use                           | 24   | RFU     | Reserved for future use                           |
| 12    | A2       | Output amplitude or gain adjust YI                | 23   | A1      | Output amplitude or gain adjust XQ                |
| 13    | VCC-Y    | Supply voltage amplifier Y                        | 22   | VCC-X   | Supply voltage amplifier X                        |
| 14    | GND      | Ground Reference                                  | 21   | GND     | Ground Reference                                  |
| 15    | A3       | Output amplitude or gain adjust YQ                | 20   | A0      | Output amplitude or gain adjust XI                |
| 16    | RFU      | Reserved for future use                           | 19   | RFU     | Reserved for future use                           |
| 17    | М3       | Analogue Monitor YQ Output_PkD or<br>Gain Monitor | 18   | MO      | Analogue Monitor XI Output_PkD or<br>Gain Monitor |

### 10

12

13

14

Table 7-1: Pin table for use with SPI control

### 11 Notes

 PD-YI, PD-YQ, PD-XI, PD-XQ each represent 2 pins wherein each one of the two pins independently supplies the bias voltage to correspondingly each one of the two photodiodes for the labeled polarization / phase channel.
 Pins 31 and 30 (VOA1 and VOA2) shall not be connected internally to Ground.

- 17 Pins 1,2,33 and 34 enable SPI communications to the device. Pin 32 which is the
- 18 optional output shutdown control in the analogue interface implementation is
- 19 repurposed as the SPI Reset pin. Output shutdown in the SPI version is
- 20 implemented by SPI control.
- 21 Pin 3 is released for future use because MGC/AGC selection is implemented
- by SPI control. Pins 11, 16, 19 and 24 are released for future use because both
- 23 Gain Adjust in MGC mode and Output Adjust in AGC mode are provided by a
- single set of reconfigurable Analog Adjust pins (Ai).

### • OIF OPTICAL INTERNETWORKING FORUM

1 This monitor pin (Mi) must be capable of monitoring the output peak detect 2 signal and the gain control monitor voltage, but may optionally support other 3 vendor-specific analog monitoring functions.

The adjust pins (Ai) must be capable of supporting the gain control signal in manual gain control mode and the output level adjust setting in automatic gain control mode.

# 7 7.2 Functional Diagram of micro-ICR with SPI Interface

8 An example schematic functional diagram of a micro-ICR with SPI function 9 is shown in Figure 7-1. The SPI control functions can either be implemented in

10 the TIA or using a separate chip in combination with the TIAs. The

11 output/monitor pin of a given channel is indicated as Mi and the control pin of

12 the same channel is indicated as Ai , where i = 0 to 3 corresponding to XI, XQ, YI

- and YQ respectively. The SPI control allows the configuration of the Analogue
- 14 Monitoring (Mi) and Analogue Adjusting (Ai) pin depending on the desired
- 15 monitoring / control mode, i.e. AGC or MGC mode in the case of input Ai pin,
- 16 or at what point in the TIA is to be monitored by addressing the appropriate

17 register as detailed in section 7.7.



18

19

21

23

# Figure 7-1: Schematic diagram of a micro-ICR with SPI control

20 Notes:

- One configuration for the order of the VOA and MPD is shown. The configuration with the VOA followed by the MPD is an equally acceptable configuration
  - 2. The dash-line enclosed area represents the micro-ICR outline.



3. M<sub>i</sub> are the analogue monitor pins.

### 4. A<sub>i</sub> are the analogue adjust pins.

#### 4 7.3 SPI Interface Voltage and Control Specifications

5 The SPI defined here is a full duplex high speed synchronous serial interface originally defined by Motorola. The key voltage and control specifications are 6 summarized in the Table 7-2 below. 7

| Deremeter                                               | Conditions          | Valı                  | le                 | l ln it |
|---------------------------------------------------------|---------------------|-----------------------|--------------------|---------|
| Farameter                                               | Conditions          | min                   | max                | Unit    |
| SPI control voltage                                     | Logical 0           |                       | 0.8                | V       |
|                                                         | Logical 1           | 2                     |                    | v       |
| IO Standard                                             | LVCMOS              | 3                     | 3.6                | V       |
| CLK cycle time                                          |                     | 50                    | 1000               | ns      |
| CLK frequency <sup>1</sup>                              |                     | 1                     | 20                 | MHz     |
| Time delay between<br>asserting CSN and toggling<br>CLK |                     | 25                    |                    | ns      |
| Data register width                                     | Address+Op-<br>code | 16                    |                    | bit     |
| Ū.                                                      | Data block          | 16                    |                    | bit     |
| Data register shift direction                           |                     | MSB first             |                    |         |
| Clock polarity                                          |                     | Idle state for CLK is | low                |         |
| Clock phases                                            |                     | Data is latched on th | ne leading edge    |         |
|                                                         |                     | of CLK, data change   | es on the trailing |         |
|                                                         |                     | edge                  |                    |         |
| Client Select state for data                            |                     | Chip select low for r | ead/write          |         |
| transmission                                            |                     | commands              |                    |         |
| Client Reset (via Reset pin)                            |                     | Active low            |                    |         |

8 9

10

11

### Table 7-2: SPI voltage and control specification

Notes:

1. SPI control can be operated by any specific frequency within the Min/Max range

#### 12 7.4 SPI Read / Write Datagram

13

# Below is the data structure of the SPI command datagram.

|          | Register Address |     |      |      |     |    | 0<br>co | p-<br>de |    |    |      |        |        |    | 0  | )ata | Bloc | :k      |         |         |         |         |         |    |    |     |    |    |    |    |    |    |    |
|----------|------------------|-----|------|------|-----|----|---------|----------|----|----|------|--------|--------|----|----|------|------|---------|---------|---------|---------|---------|---------|----|----|-----|----|----|----|----|----|----|----|
| Bit#     | 31               | 30  | 29   | 28   | 27  | 26 | 25      | 24       | 23 | 22 | 21   | 20     | 19     | 18 | 17 | 1    | 6    | 15      | 14      | 13      | 12      | 11      | 10      | 9  | 8  | 7   | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| Name     | A14              | A13 | A12  | A11  | A10 | A9 | A8      | A7       | A6 | A5 | A4   | A3     | A2     | A1 | A0 | R    | W    | D<br>15 | D<br>14 | D<br>13 | D<br>12 | D<br>11 | D<br>10 | D9 | D8 | D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| Function |                  |     | rese | rved |     |    | X/Y     | I/Q      |    |    | Sele | ct reç | gister |    |    | R    | W    |         |         |         |         |         |         |    | D  | ata |    |    |    |    |    |    |    |
| value    |                  |     |      |      |     |    | 0/1     | 0/1      |    |    |      |        |        |    |    | 1    | 0    |         |         |         |         |         |         |    |    |     |    |    |    |    |    |    |    |

<sup>14</sup> 

### Table 7-3: SPI data telegram structure

#### 7.5 SPI Read / Write Operation Timing Diagrams 15

Figure 7-2 and Figure 7-3 detail the SPI write operation timing and the SPI 16

read timing operation. 17



8 The SPI timing specifications are summarized in Table 7-4 below and 9 illustrated in Figure 7-4 and Figure 7-5. The SPI client hardware reset is defined 10 as asynchronous. After the reset, the TIA configuration should be returned to its 11 default, with all outputs shutdown.

| Description          | Condition | Cumhal           | Va   | l Init |      |  |
|----------------------|-----------|------------------|------|--------|------|--|
| Description          | Condition | Symbol           | min. | max.   | onit |  |
| CLK clock frequency  |           |                  | 1    | 20     | MHz  |  |
| CLK clock period     |           | t <sub>CK</sub>  | 50   | 1000   | ns   |  |
| CLK peak-peak jitter |           |                  |      | 500    | ps   |  |
| CLK high time        |           | t <sub>скн</sub> | 20   | 550    | ns   |  |



| CLK low time                         |                            | tcĸ∟          | 20                | 550  | ns |
|--------------------------------------|----------------------------|---------------|-------------------|------|----|
| CLK 10%-90% rise time                | 15 - 18 pF capacitive load | <b>t</b> ckr  | 0.5               | 5    | ns |
| CLK 10%-90% fall time                |                            | <b>t</b> CKF  | 0.5               | 5    | ns |
| CSN to SPI CLK↑ setup time           |                            | <b>t</b> csck | 50                | 1000 | ns |
| $CLK\downarrow$ to SPI CSN hold time |                            | tckcs         | 50                | 1000 | ns |
| CLK ↓to SPI MISO valid time          | 15 - 18 pF capacitive load | <b>t</b> ckso | 2                 | 11   | ns |
| MISO 10%-90% rise time               | 15 - 18 pF capacitive load | tsor          | 0.5               | 5    | ns |
| MISO 10%-90% fall time               |                            | <b>t</b> sof  | 0.5               | 5    | ns |
| MOSI to SPI CLK↑ edge setup<br>time  |                            | tмоск         | 8                 |      | ns |
| MOSI to SPI CLK↑ edge hold<br>time   |                            | tскмо         | 8                 |      | ns |
| MOSI 10%-90% rise time               |                            | <b>t</b> MOR  | 0.5               | 5    | ns |
| MOSI 10%-90% fall time               |                            | <b>t</b> MOF  | 0.5               | 5    | ns |
| min. SPI access inactive time        |                            | tcscs         | 5*t <sub>СК</sub> |      | ns |
| RSN time                             |                            | trs           | t <sub>CK</sub>   |      | ns |
| RSN10%-90% rise time                 | 15 - 18 pF capacitive load | trsr          | 0.5               | 5    | ns |
| RSN10%-90% fall time                 |                            | tRSF          | 0.5               | 5    | ns |

Table 7-4: SPI read / write timing specifications



2 3

Figure 7-4: SPI client read/write timing





Figure 7-5: SPI client reset timing - asynchronous

### 3 7.7 SPI Registers Specification

| 4 | For each ch | nannel of the | device, 32 | 16-bit register | s are designate | d. |
|---|-------------|---------------|------------|-----------------|-----------------|----|
|   |             |               |            |                 |                 |    |

| Channel ID | function | first address | last address | Notes |
|------------|----------|---------------|--------------|-------|
| 0          | XI       | N=0x0000      | 0x001f       |       |
| 1          | XQ       | N=0x0080      | 0x009f       |       |
| 2          | YI       | N=0x0100      | 0x011f       |       |
| 3          | YQ       | N=0x0180      | 0x019f       |       |

5

### Table 7-5: General register mapping

### 6 7.7.1 General Information Registers

General Information registers are accessible through Channel-0 only. These
are Registers containing TIA vendor and TIA part ID codes to provide the
unique identification for a specific SPI function implementation to enable the
user to map product specific parameters, performance, register locations, etc., for
a given vendor's receiver. These register locations are defined by Table 7-6
below.

| Data                | Conditions      | Address | <bits></bits> | Default | Access <sup>1</sup> | Туре | Notes             |
|---------------------|-----------------|---------|---------------|---------|---------------------|------|-------------------|
| TIA Vendor-ID       | Vendor USB code | 0x00    | <0:15>        |         | Ch0                 | RO   |                   |
| RFU                 | Reserved        | 0x01    | <0:15>        |         | Ch0                 | RO   |                   |
| TIA Part-ID         | TIA ID          | 0x02    | <0:15>        |         | Ch0                 | RO   | Vendor<br>defines |
| RFU                 | Reserved        | 0x03    | <0:15>        |         | Ch0                 | RO   |                   |
| Date or<br>Revision |                 | 0x04    | <0:15>        |         | Ch0                 | RO   | Vendor<br>defines |

### 13 14

15

16

### Table 7-6: General manufacturer information register map

Notes:

 Access type = "Ch0" means the register is accessible via channel-0 only, with the same values applicable for all channels

### 17 7.7.2 Base Command Set

18 The basic functions that are required to be implemented in an SPI controlled

19 Intradyne Coherent Receiver are listed in Table 7-7. These base functions are



realized by writing / reading data to / from a specific registers as indicated in

### 2 the table.

| Function                          | Conditions                                  | Address | <bits></bits> | Default                         | Access <sup>1</sup> | Туре | Notes                                                              |
|-----------------------------------|---------------------------------------------|---------|---------------|---------------------------------|---------------------|------|--------------------------------------------------------------------|
| Reset <sup>2</sup>                | Disable<br>Enable                           | 0x05    | <0>           | 0                               | Ch0                 | RW   | 0 = Disable:TIA<br>operational<br>1 =Enable: TIA<br>in reset state |
| Shutdown <sup>3</sup>             | Disable (shutdown<br>disabled)              | 0×06    | -05           | 1                               | ChO                 |      | 0= output active                                                   |
| Shutdown                          | Enable (shutdown<br>enabled)                | 0,000   | <02           | I                               | Chi                 |      | 1 = output<br>shutdown                                             |
| Gain                              | MGC <sup>4</sup>                            | 0×07    | -0>           | 0                               | ChO                 | D\\/ | 0 = MGC mode                                                       |
| Mode <sup>6</sup>                 | AGC⁵                                        | 0x07    | <02           | 0                               | Chu                 |      | 1= AGC mode                                                        |
| Control                           | Analogue control via<br>Ai pins             | 0x07    | <1>           | 0                               | Ch0                 | RW   | 0 = analogue<br>control                                            |
| mode type                         | Digital Control via<br>SPI and internal DAC | UNC I   |               | Ũ                               | ono                 |      | 1 = digital<br>control                                             |
| Base<br>Analogue                  | Output peak detector<br>voltage             | N+0x08  | <10>          | Vendor<br>specific <sup>8</sup> | Channel 0           | RW   | 1=selected                                                         |
| Monitor<br>Selection <sup>7</sup> | Gain control voltage                        | N+0x08  | <9>           | Vendor<br>specific <sup>8</sup> | Channel             | RW   | 0=not selected                                                     |

3 4

5

6

7

8

9

10 11

12

13

### Table 7-7: Base set of SPI control functions and registers

### Notes:

- 1. Access type = "Ch0" means the register is accessible via channel-0 only, with the same values applicable to all channels. "Per channel" means the parameter involved is channel specific.
- 2. Reset: client soft reset, when enabled it would return all SPI registers to default settings
- 3. Shutdown function: when enabled it would cause the TIA to squelch RF output
  - 4. MGC: manual gain control mode, via setting TIA gain
  - 5. AGC: automatic gain control mode, via setting TIA output amplitude
  - 6. Default to "1". i.e AGC mode should also be acceptable
  - 7. Select the analogue monitor parameter for Monitor (Mi) pins. Only one parameter can be selected
  - 8. The vendor specific state for the Analogue Monitor Selection can include a safe "off" state or high impedance state to protect circuitry

### 14 15 16

# 17 7.7.3 Vendor Specific SPI Command Set

Vendor specific SPI functions are listed in Table 7-8. The specific registerlocation for each function may be defined by individual vendors.

| Function                                     | Conditions                                            | Address            | Access <sup>1</sup>   | Туре | Notes                                                           |
|----------------------------------------------|-------------------------------------------------------|--------------------|-----------------------|------|-----------------------------------------------------------------|
| Analogue<br>Monitor<br>Selection             | Optional: other monitor<br>signals                    | N+0x08             | Ch0 or Per<br>Channel | RW   | <br><br><br>vendor<br>specific <sup>2</sup> and<br>default is 0 |
| Digital<br>Monitor<br>Selection <sup>3</sup> | Select monitoring signal for digital readout via SPI. | Vendor<br>specific | Ch0 or Per<br>channel | RW   |                                                                 |
| AGC loop<br>BW control                       | For AGC mode only                                     | Vendor<br>specific | Ch0 or Per<br>channel | RW   |                                                                 |



| TIA BW<br>control                     |                                                                             | Vendor<br>specific | Per channel | RW |  |
|---------------------------------------|-----------------------------------------------------------------------------|--------------------|-------------|----|--|
| Digital<br>Control: OA                | Set Output Amplitude via<br>SPI and internal DAC, for<br>AGC mode only      | Vendor<br>specific | Per channel | RW |  |
| Digital<br>Control: GC                | Set Gain Control via SPI<br>and internal DAC, MGC<br>mode only              | Vendor<br>specific | Per channel | RW |  |
| Digital<br>Monitor<br>Read via<br>SPI | Digital read out of any<br>other parameters as<br>defined by the TIA vendor | Vendor<br>specific | Per channel | RO |  |

2

3

4 5

6

7

8

### Table 7-8: Vendor specific SPI control functions and registers

### Notes

- 1. Access type = "Ch0" means the register is accessible via channel-0 only, with the same values applicable for all channels. . "Per channel" means the parameter involved is channel specific.
- 2. Not to conflict with Base Analogue Monitor Selection <br/>
  sits> in Table 7-7
- 3. Examples of parameters for digital monitoring are GC voltage, Output Peak Detector voltage, Input RMS Detector voltage, Input PD current monitor(PDp, PDn) etc.

### 9 8 References

10 8.1 Normative references

### 11 8.2 Informative references

- •OIF-DPC-RX-01.2 Implementation Agreement for Integrated Dual
- 13 Polarization Intradyne Coherent Receivers (November 2013)
- 14 15

12

### 9 Appendix A: Glossary

- 16 ADC Analog to Digital Converter
- 17 AGC Automatic Gain Control
- 18 BS Beam Splitter
- 19 CMRR Common Mode Rejection Ratio
- 20 DSP Digital Signal Processor
- 21 GBaud 10<sup>9</sup> Symbols per second
- 22 IA Implementation Agreement
- 23 LO Local Oscillator
- 24 MGC Manual Gain Control
- 25 MPD Monitor Photodiode
- 26 MSA Multi-Source Agreement
- 27 OIF Optical Internetworking Forum
- 28 PBS Polarization Beam Splitter
- 29 PCB Printed Circuit Board
- 30 PM-QPSK Polarization Multiplexed Quadrature Phase Shift Keying

### OPTICAL INTERNETWORKING FORUM

THD Total Harmonic Distortion

VOA Variable Optical Attenuator

2 3

4

1

# 10 Appendix B: Opto-Electrical Properties (informative)

5 Opto-electrical properties consistent with the application and objectives

6 described in the 100G framework document are provided in Table 10-1. These

7 values are to be interpreted as target values. It is expected that values will be

8 updated as necessary and become normative and moved to the main body of this

9 document as the technology matures.

| Parameter                                                                                                                                           | Units          | Min        | Тур | Max        | Comments                                                                                                                                                                                                                 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol Rate                                                                                                                                         | GBaud          | -          | 32  |            |                                                                                                                                                                                                                          |
| Operating Signal Power                                                                                                                              | dBm            | -18        | -10 | 0          | Average optical power                                                                                                                                                                                                    |
| Local Oscillator Power                                                                                                                              | dBm            |            |     |            | See Figure 10-1for<br>recommended<br>operating conditions.                                                                                                                                                               |
| Linear output swing<br>adjustment range<br>Standard<br>Extended                                                                                     | mVppd<br>mVppd | 300<br>400 | 500 | 700<br>900 | Peak to peak,<br>differential, AC<br>coupled                                                                                                                                                                             |
| Maximum Gain Control<br>Bandwidth                                                                                                                   | MHz            |            | 5   |            | Settable via external<br>control. Measured by<br>applying step at gain<br>control node such that<br>output changes 5%.<br>BW is estimated by<br>0.22/Tr where Tr is 20-<br>80% rise/fall of the<br>output envelope step. |
| Total Harmonic Distortion<br>(THD)<br>DC current = 1.3 mA<br>AC = 0.36mApp in to each<br>PD<br>$V_{OUTIDIFF} = 500mVpp$<br>$F_{IN} = 1GHz \pm 10\%$ | %              |            |     | 5          | Assumptions:<br>P(SIG) = -10dBm<br>P(LO) = 13dBm<br>Excess loss = 2dB, PD<br>Responsivity = 0.8A/W                                                                                                                       |
| Common Mode Rejection<br>Ratio (CMRR <sub>DC</sub> )<br>Signal to I & Q<br>LO to I & Q                                                              | dBe<br>dBe     |            |     | -20<br>-12 | See Figure 10-2 for definition                                                                                                                                                                                           |
| Common Mode Rejection<br>Ratio (CMRR <sub>22GHz</sub> )<br>Signal to I & Q<br>LO to I & Q                                                           | dBe<br>dBe     |            |     | -16<br>-10 | See Figure 10-2 for<br>definition                                                                                                                                                                                        |
| Small Signal Bandwidth<br>(3dB)                                                                                                                     | GHz            |            | 22  |            |                                                                                                                                                                                                                          |
| Low Frequency Cutoff                                                                                                                                | kHz            |            |     | 100        | AC coupling                                                                                                                                                                                                              |



| Phase Error                                                                                         | ±deg           |              |      | 5   | Between XI and XQ<br>and between YI and<br>YQ<br>See Figure 10-3 for<br>test method and<br>nomenclature.                                                                                                           |
|-----------------------------------------------------------------------------------------------------|----------------|--------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Optical Reflectance                                                                                 | dB             |              |      | -27 | Signal and LO ports.<br>Per ITU-T G.959.1                                                                                                                                                                          |
| Output Electrical Return<br>Loss (S22):<br>f < 16 GHz<br>16 GHz < f < 24 GHz<br>24 GHz < f < 32 GHz | dB<br>dB<br>dB | 10<br>8<br>6 |      |     |                                                                                                                                                                                                                    |
| Skew: p, n                                                                                          | ps             |              |      | 2   |                                                                                                                                                                                                                    |
| Channel skew                                                                                        | ps             |              |      | 10  | Time difference<br>between earliest and<br>latest channel.<br>Includes channel skew<br>variation.                                                                                                                  |
| Channel skew variation                                                                              | ps             |              |      | 5   | Temporal variation in<br>the skew between any<br>2 channels due to case<br>temperature,<br>wavelength, input<br>optical power, amplifier<br>gain, and aging.<br>Time for channel<br>defined as mean of p<br>and n. |
| Signal MPD responsivity                                                                             | A/W            |              | 0.05 |     | Optional feature                                                                                                                                                                                                   |
| Signal MPD to LO input<br>optical isolation                                                         | dB             |              | 45   |     | Optional feature                                                                                                                                                                                                   |
| VOA attenuation range                                                                               | dB             | 10           |      |     | Optional feature                                                                                                                                                                                                   |

Table 10-1: Opto-electrical properties

2

- 3 Recommended maximum allowable local oscillator power mask as a function of
- 4 signal power to the integrated receiver for linear operation. A photodiode
- 5 responsivity of 0.8A/W, NRZ coding, back to back operation, 0.715mA peak to
- 6 peak differential linear input dynamic range, and an excess loss of 2dB are
- 7 assumed. P\_LO power level is as applied prior to the splitter equally dividing
- 8 LO between X and Y partitions.





Figure 10-1: Recommended maximum allowable local oscillator power.



# CMRR (electrical) = $20\log[|I_1-I_2|/(I_1+I_2)]$

Figure 10-2: Definition of CMRR

5 Test method and nomenclature for the sign of I-Q phase. The measurement shall

6 be made by the heterodyne technique with the frequency of the Signal input

7 greater than the frequency of the LO input and the I and Q channel electrical

8 outputs measured in the time domain. The relative phase shown in (a) shall be

9 referred to as "Advanced-Q" and the relative phase shown in (b) shall be

10 referred to as "Delayed-Q" for the case where 'p' and 'n' RF outputs have the

11 same relative order for both I and Q

1

2

3



- Figure 10-3: Test method and nomenclature for the sign of I-Q phase
- 4 11 Appendix B: Open Issues / current work items

# 12 Appendix C: List of companies belonging to the OIF at approval date

| Acacia Communications          | Fujikura                        | NeoPhotonics                 |  |  |
|--------------------------------|---------------------------------|------------------------------|--|--|
| ADVA Optical Networking        | Fujitsu                         | NTT Corporation              |  |  |
| Alcatel-Lucent                 | Furukawa Electric Japan         | Oclaro                       |  |  |
| Altera                         | Google                          | Orange                       |  |  |
| AMCC                           | Hewlett Packard                 | PacketPhotonics              |  |  |
| Amphenol Corp.                 | Hitachi                         | PETRA                        |  |  |
| Analog Devices                 | Huawei Technologies             | Picometrix                   |  |  |
| Anritsu                        | IBM Corporation                 | PMC Sierra                   |  |  |
| Applied Communication Sciences | Infinera                        | QLogic Corporation           |  |  |
| Avago Technologies Inc.        | Inphi                           | Qorvo                        |  |  |
| Broadcom                       | Intel                           | Ranovus                      |  |  |
| Brocade                        | lxia                            | Rockley Photonics            |  |  |
| BRPhotonics                    | JDSU                            | Samtec Inc.                  |  |  |
| BTI Systems                    | Juniper Networks                | Semtech                      |  |  |
| China Telecom                  | Kaiam                           | Spirent Communications       |  |  |
| Ciena Corporation              | Kandou                          | Sumitomo Electric Industries |  |  |
| Cisco Systems                  | KDDI R&D Laboratories           | Sumitomo Osaka Cement        |  |  |
| ClariPhy Communications        | Keysight Technologies, Inc.     | TE Connectivity              |  |  |
| Coriant R&G GmbH               | LeCroy                          | Tektronix                    |  |  |
| CPqD                           | Luxtera                         | TELUS Communications, Inc.   |  |  |
| Deutsche Telekom               | M/A-COM Technology Solutions    | TeraXion                     |  |  |
| Dove Networking Solutions      | Mellanox Technologies           | Texas Instruments            |  |  |
| EMC Corp                       | Microsemi Inc.                  | Time Warner Cable            |  |  |
| Emcore                         | Microsoft Corporation           | US Conec                     |  |  |
| Ericsson                       | Mitsubishi Electric Corporation | Verizon                      |  |  |
| ETRI                           | Molex                           | Xilinx                       |  |  |
| FCI USA LLC                    | MoSys, Inc.                     | Yamaichi Electronics Ltd.    |  |  |
| Fiberhome Technologies Group   | MultiPhy Ltd ZTE Corporation    |                              |  |  |
| Finisar Corporation            | NEC                             |                              |  |  |