



## Multi-link Gearbox Implementation Agreement

**IA # OIF-MLG-01.0** 

May 2012

Implementation Agreement created and approved by the Optical Internetworking Forum www.oiforum.com





The OIF is an international non profit organization with over 90 member companies, including the world's leading carriers and vendors. Being an industry group uniting representatives of the data and optical worlds, OIF's purpose is to accelerate the deployment of interoperable, cost-effective and robust optical internetworks and their associated technologies. Optical internetworks are data networks composed of routers and data switches interconnected by optical networking elements.

With the goal of promoting worldwide compatibility of optical internetworking products, the OIF actively supports and extends the work of national and international standards bodies. Working relationships or formal liaisons have been established with IEEE 802.1, IEEE 802.3ba, IETF, IP-MPLS Forum, IPv6 Forum, ITU-T SG13, ITU-T SG15, MEF, ATIS-OPTXS, ATIS-TMOC, TMF and the XFP MSA Group.

For additional information contact: The Optical Internetworking Forum, 48377 Fremont Blvd., Suite 117, Fremont, CA 94538 510-492-4040  $\Phi$  info@oiforum.com

www.oiforum.com





Working Group: Physical and Link Layer

TITLE: Multi-link Gearbox Implementation Agreement

SOURCE: TECHNICAL EDITOR

Stephen J. Trowbridge, Ph. D.

Alcatel-Lucent

5280 Centennial Trail Boulder, CO 80303 USA Phone: +1 720 945 6885 Email: steve.trowbridge

@alcatel-lucent.com

**WORKING GROUP CHAIR** 

David R. Stauffer, Ph.D. IBM Corporation

1000 River Road, MC 862J Essex Jct., VT 05452, USA

Phone: +1 802 769-6914 Email: dstauffe@us.ibm.com

**ABSTRACT:** The MLG (Multi-Link Gearbox) Project defines a 10:4 Mux MLG function to convert multiple (up to 10) independent 10Gb/s links into 4x25G lanes, and a 4:10 DeMux MLG function to convert the 4x25G lanes back to multiple (up to 10) independent 10Gb/s links.

**Notice:** This Technical Document has been created by the Optical Internetworking Forum (OIF). This document is offered to the OIF Membership solely as a basis for agreement and is not a binding proposal on the companies listed as resources above. The OIF reserves the rights to at any time to add, amend, or withdraw statements contained herein. Nothing in this document is in any way binding on the OIF or any of its members.

The user's attention is called to the possibility that implementation of the OIF implementation agreement contained herein may require the use of inventions covered by the patent rights held by third parties. By publication of this OIF implementation agreement, the OIF makes no representation or warranty whatsoever, whether expressed or implied, that implementation of the specification will not infringe any third party rights, nor does the OIF make any representation or warranty whatsoever, whether expressed or implied, with respect to any claim that has been or may be asserted by any third party, the validity of any patent rights related to any such claim, or the extent to which a license to use any such rights may or may not be available or the terms hereof.

#### © 2012 Optical Internetworking Forum

This document and translations of it may be copied and furnished to others, and derivative works that comment on or otherwise explain it or assist in its implementation may be prepared, copied, published and distributed, in whole or in part, without restriction other than the following, (1) the above copyright notice and this paragraph must be included on all such copies and derivative works, and (2) this document itself may not be modified in any way, such as by removing the copyright notice or references to the OIF, except as needed for the purpose of developing OIF Implementation Agreements.

By downloading, copying, or using this document in any manner, the user consents to the terms and conditions of this notice. Unless the terms and conditions of this notice are breached by the user, the limited permissions granted above are perpetual and will not be revoked by the OIF or its successors or assigns.

This document and the information contained herein is provided on an "AS IS" basis and THE OIF DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO ANY WARRANTY THAT THE USE OF THE INFORMATION HEREIN WILL NOT INFRINGE ANY RIGHTS OR ANY IMPLIED WARRANTIES OF MERCHANTABILITY, TITLE OR FITNESS FOR A PARTICULAR PURPOSE.



## 1 Table of Contents

| 1  | Tal            | ole of Contents                                               | 4  |  |  |  |
|----|----------------|---------------------------------------------------------------|----|--|--|--|
| 2  | Lis            | t of Figures                                                  | 5  |  |  |  |
| 3  | List of Tables |                                                               |    |  |  |  |
| 4  | Do             | cument Revision History                                       | 6  |  |  |  |
| 5  | Int            | roduction                                                     | 7  |  |  |  |
|    | 5.1            | Requirements                                                  | 7  |  |  |  |
|    | 5.2            | Sample Applications                                           | 7  |  |  |  |
| 6  | Ge             | General Mechanism9                                            |    |  |  |  |
|    | 6.1            | MLG Lane Markers                                              | 9  |  |  |  |
| 7  | De             | tailed Block Diagrams                                         | 10 |  |  |  |
|    | 7.1            | MLG mux                                                       | 10 |  |  |  |
|    | 7.2            | MLG demux                                                     | 13 |  |  |  |
|    | 7.3            | Generic MLG Management                                        | 17 |  |  |  |
| 8  | Ref            | ferences                                                      | 18 |  |  |  |
|    | 8.1            | Normative references                                          | 18 |  |  |  |
| 9  | Ар             | pendix A: List of companies belonging to OIF when document is |    |  |  |  |
| aŗ |                | red                                                           | 18 |  |  |  |



|                                         | Multi-link Cearbox implementation Agreement |
|-----------------------------------------|---------------------------------------------|
| 2 <u>List of Figures</u>                |                                             |
| FIGURE 1: 10GBASE-R VIRTUAL LINK        | 8                                           |
| FIGURE 2: 10GBASE-R ELECTRICAL PORT EXE | PANDER                                      |
| FIGURE 3: 10GBASE-R OPTICAL PORT EXPAND | DER9                                        |
| FIGURE 4: MLG MUX BLOCK DIAGRAM         | 11                                          |
| FIGURE 5: MLG DEMUX BLOCK DIAGRAM       | 14                                          |
|                                         |                                             |
| 3 <u>List of Tables</u>                 |                                             |
| TABLE 1: MLG LANE ALIGNMENT MARKER VA   | ALUES10                                     |
|                                         |                                             |



## 4 Document Revision History

Working Group: Physical and Link Layer

SOURCE: Editor's Name

Stephen J. Trowbridge, Ph. D.

Alcatel-Lucent

5280 Centennial Trail Boulder, CO 80303 USA Phone: +1 720 945 6885

Email: <u>steve.trowbridge</u>

@alcatel-lucent.com

DATE: May 2012

**Working Group Chair** 

David R. Stauffer, Ph.D.

**IBM** Corporation

1000 River Road, MC 862J Essex Jct., VT 05452, USA Phone: +1 802 769-6914

Email: dstauffe@us.ibm.com

| Issue No.                                                      | Issue Date   | Details of Change                               |
|----------------------------------------------------------------|--------------|-------------------------------------------------|
| OIF2011.381.00 October 2011 Initial Text Proposal              |              | Initial Text Proposal                           |
| OIF2011.381.01                                                 | January 2012 | Text after Straw Ballot #152 Comment Resolution |
| OIF2011.381.02 April 2012 Text after Straw Ballot #158 Comment |              | Text after Straw Ballot #158 Comment Resolution |
|                                                                |              |                                                 |



## 5 Introduction

The MLG (Multi-link Gearbox) implementation agreement defines an in-band coding that allows independent 10GBASE-R signals to transit 10:4 gearboxes implementing a 100GBASE-R PMA function. This enables a variety of applications reusing 100GBASE-R technology for the transport of individual 10G links.

A future version of this implementation agreement may provide for the encoding of other 10G link types, e.g., 10GBASE-KR, 10GBASE-W, STM-64, OTU2, and/or OTU2e.

## 5.1 Requirements

The MLG mux encodes from one to ten 10GBASE-R signals compliant with IEEE Std 802.3-2008 clauses 49 and 51 into a format consistent with the IEEE Std 802.3ba-2010 clause 83 PMA service interface (e.g., four lanes of 25.78125 Gb/s ±100ppm). The MLG demux decodes the format produced by the MLG mux to produce from one to ten 10GBASE-R signals.

The MLG mux to MLG demux link preserves the compliance to IEEE Std 802.3-2008 clauses 49 and 51 of each 10GBASE-R signal. Note that the exact bit sequence of a given 10GBASE-R signal is not preserved across an MLG mux to MLG demux link. The bit sequence may be modified by the insertion and/or deletion of idles and rescrambling. Note also that non-66B formatted 10G signals such as pseudo-random or PRBS cannot transit an MLG link.

The skew and skew variation limits for IEEE 802.3ba-2010 from SP1 to SP6 for a 100GBASE-R PCS lane are met by an MLG mux to MLG demux link.

Operating 10G lanes are not affected by turning on or off any other lane, nor by the failure of any other lane.

An MLG mux to MLG demux link can preserve the long-term average clock frequency of a single selected 10GBASE-R signal, or all signals if they are originally from a common clock source, but how this is achieved is outside the scope of this IA.

### 5.2 Sample Applications

#### 5.2.1 10GBASE-R Virtual Link

The 10GBASE-R Virtual Link function uses the MLG to transport up to ten (asynchronous) 10GBASE-R signals across a PMD defined for 100GBASE-R, for example, a 100GBASE-LR4 or 100GBASE-ER4 PMD per IEEE Std 802.3ba-2010 clause 88:





Figure 1: 10GBASE-R Virtual Link

## 5.2.2 10GBASE-R Port Expander

The 10GBASE-R port expander enables high density 10G I/O using module interfaces, form factors, and higher speed ASIC interfaces designed for 100GBASE-R. This could be applied to electrical or optical interfaces.



Figure 2: 10GBASE-R Electrical Port Expander





Figure 3: 10GBASE-R Optical Port Expander

## 6 General Mechanism

The MLG mechanism reuses the 100GBASE-R PMA, which can combine the information from the 100GBASE-R PCS into a variety of different lane widths. The 100GBASE-R PCS is divided into 20 PCS lanes, distributing the 66B blocks of the 103.125 Gb/s aggregate at the PCS Tx round-robin to twenty lanes of 5.15625 Gb/s. Sufficient idles are deleted from the 103.125 Gb/s aggregate bit stream (prior to scrambling and block distribution) to allow for insertion of a 66-bit PCS lane alignment marker after every 16383 66-bit blocks on each PCS lane. The PCS lane alignment markers allow for identification and deskew of the lanes at the Rx end of the link. At the Rx, the lanes are identified, reordered, and deskewed and the lane alignment markers are removed to reassemble the original aggregate sequence of 66-bit blocks. This PCS mechanism is described in IEEE Std 802.3ba-2010 clause 82.

A similar approach is employed by the MLG to transport ten 10GBASE-R signals. Sufficient idles are added or removed from each of the 10GBASE-R signals to map them all to a common clock domain and to make room for the insertion of the 66-bit MLG lane alignment markers described below. Each 10GBASE-R signal is then demultiplexed into two MLG lanes (running at 5.15625 Gb/s) by alternating 66-bit blocks on each of the two lanes. A 66-bit MLG lane alignment (and identification) marker is simultaneously inserted on each of these MLG lanes after every 16383 66-bit blocks. The MLG lanes are identified as lane x.y, where x=0 to 9 indicates which of the ten 10GBASE-R signals is being carried, and y=0 or 1 identify the two MLG lanes that comprise a particular 10GBASE-R signal.

At the MLG demux, the MLG lanes are identified, deskewed, reordered, and the MLG lane alignment markers removed. Pairs of MLG lanes comprising each 10GBASE-R signal are reinterleaved on a 66-bit block basis. Idles can then be added or removed from each 10GBASE-R signal to map it onto a new 10G output clock domain (if required).

#### 6.1 MLG Lane Markers

The twenty MLG lane marker values are chosen for MLG so as not to replicate the values used in the 100GBASE-R PCS or 40GBASE-R PCS. This will prevent accidental



Multi-link Gearbox Implementation Agreement

interconnection of an MLG formatted signal with a 100GBASE-R PCS from trying to bring up a link.

**Table 1: MLG Lane Alignment Marker Values** 

| MLG<br>lane<br>number | Encoding <sup>a</sup> {M0, M1, M2, BIP <sub>3</sub> , M4, M5, M6, BIP <sub>7</sub> } | MLG<br>lane<br>number | Encoding <sup>a</sup> {M0, M1, M2, BIP <sub>3</sub> , M4, M5, M6, BIP <sub>7</sub> } |
|-----------------------|--------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------|
| 0.0                   | 0x80, 0xB4, 0xAF, BIP <sub>3</sub> , 0x7F, 0x4B, 0x50, BIP <sub>7</sub>              | 0.1                   | 0x29, 0x85, 0x1D, BIP <sub>3</sub> , 0xD6, 0x7A, 0xE2, BIP <sub>7</sub>              |
| 1.0                   | 0x11, 0x2A, 0xD8, BIP <sub>3</sub> , 0xEE, 0xD5, 0x27, BIP <sub>7</sub>              | 1.1                   | 0xBF, 0x7E, 0x4D, BIP <sub>3</sub> , 0x40, 0x81, 0xB2, BIP <sub>7</sub>              |
| 2.0                   | 0x7C, 0x3F, 0x1C, BIP <sub>3</sub> , 0x83, 0xC0, 0xE3, BIP <sub>7</sub>              | 2.1                   | 0xEE, 0x8B, 0xBA, BIP <sub>3</sub> , 0x11, 0x74, 0x45, BIP <sub>7</sub>              |
| 3.0                   | 0xD1, 0x87, 0x25, BIP <sub>3</sub> , 0x2E, 0x78, 0xDA, BIP <sub>7</sub>              | 3.1                   | 0xD0, 0x02, 0x39, BIP <sub>3</sub> , 0x2F, 0xFD, 0xC6, BIP <sub>7</sub>              |
| 4.0                   | 0x6D, 0xFE, 0x11, BIP <sub>3</sub> , 0x92, 0x01, 0xEE, BIP <sub>7</sub>              | 4.1                   | 0xA1, 0xD2, 0xAB, BIP <sub>3</sub> , 0x5E, 0x2D, 0x54, BIP <sub>7</sub>              |
| 5.0                   | 0x0E, 0xC6, 0x3C, BIP <sub>3</sub> , 0xF1, 0x39, 0xC3, BIP <sub>7</sub>              | 5.1                   | 0x98, 0x78, 0x07, BIP <sub>3</sub> , 0x67, 0x87, 0xF8, BIP <sub>7</sub>              |
| 6.0                   | 0x1B, 0xBF, 0xA0, BIP <sub>3</sub> , 0xE4, 0x40, 0x5F, BIP <sub>7</sub>              | 6.1                   | 0x31, 0x90, 0xC3, BIP <sub>3</sub> , 0xCE, 0x6F, 0x3C, BIP <sub>7</sub>              |
| 7.0                   | 0x0D, 0x9A, 0x46, BIP <sub>3</sub> , 0xF2, 0x65, 0xB9, BIP <sub>7</sub>              | 7.1                   | 0x9F, 0x08, 0xB6, BIP <sub>3</sub> , 0x60, 0xF7, 0x49, BIP <sub>7</sub>              |
| 8.0                   | 0xBB, 0x55, 0x9D, BIP <sub>3</sub> , 0x44, 0xAA, 0x62, BIP <sub>7</sub>              | 8.1                   | 0xA8, 0x05, 0xFC, BIP <sub>3</sub> , 0x57, 0xFA, 0x03, BIP <sub>7</sub>              |
| 9.0                   | 0x04, 0xA1, 0x94, BIP <sub>3</sub> , 0xFB, 0x5E, 0x6B, BIP <sub>7</sub>              | 9.1                   | 0x07, 0x72, 0xDB, BIP <sub>3</sub> , 0xF8, 0x8D, 0x24, BIP <sub>7</sub>              |

## 7 <u>Detailed Block Diagrams</u>

The detailed processing to implement the functionality described in clause 6 is provided in this clause.

## 7.1 MLG mux

The block diagram for the MLG mux is shown in Figure 4.



#### IA OIF-MLG-01.0 Multi-link Gearbox Implementation Agreement 10GBASE-R #9 10GBASE-R #1 10GBASE-R #0 CDR CDR CDR block sync block sync block sync Selected 10G descramble descramble **Output Clock** descramble Reference 10 x 10GBASE-R Clock Domain FIFO FIFO FIFO MLG Clock Domain idle insert/ idle insert/ idle insert/ Local Fault/Idle Generator External MLG scramble scramble scramble Clock Reference block block block distribution distribution distribution alignment alignment alignment alignment alignment alignment insertion insertion insertion insertion insertion insertion 100GBASE-R PMA 20:n

Figure 4: MLG mux Block Diagram

### 7.1.1 Clock and Data Recovery (CDR)

Each of the ten input 10GBASE-R signals to the MLG mux will undergo clock and data recovery. This function also provides input to the signal detect function which is used to indicate failure of the input signal to the management interface and downstream functions. One of the recovered 10GBASE-R clocks can also be selected to be output as a 10G timing reference, and used (if required) to drive a network timing architecture such as SyncE.

### 7.1.2 Block Sync

Once clock and data has been recovered from a 10GBASE-R signal, 66B block synchronization is obtained. This is done per the state diagram in Figure 49-12 of IEEE Std 802.3-2008. When block lock=false per this state diagram, this is considered a failure of the input signal equivalent to not being able to recover clock and data as part of the signal detect function.

#### 7.1.3 Descramble

The non-sync header bits of the 10GBASE-R signal are descrambled using the process as described in clause 49.2.10 of IEEE Std 802.3-2008.



## 7.1.4 Idle Insert/Delete

Idles are inserted or deleted as necessary in order that the bitstream, after lane marker insertion, will match a common MLG clock reference. Idle insertion and deletion shall comply with the rules defined in IEEE Std 802.3-2008 clause 48.2.4.2.3.

An external MLG clock reference is provided as an input to the MLG mux block. The external MLG clock reference may be sourced from either a local free-running oscillator (± 100ppm), or from a system level BITS/SyncE timing architecture. The exact implementation of the external MLG clock reference is a system architecture decision, and outside the scope of this IA.

## 7.1.5 Local Fault (LF) Insertion

If the incoming 10GBASE-R signal is disabled or has failed (see the signal detect function as part of CDR in 7.1.1), the signal will be replaced with an Ethernet Local Fault sequence ordered set. This is a 66B block with the contents: Sync Header=10; Control block type=0x55; O1=0x0; O4=0x0; and the local fault encoding indicated in Table 46-5 of IEEE Std 802.3-2008 in D<sub>1</sub>, D<sub>2</sub>, D<sub>3</sub> and D<sub>5</sub>, D<sub>6</sub>, D<sub>7</sub>. There should be sufficient buffer to allow replacement of a failed incoming signal with Local Fault without interruption to the traffic in the other 10GBASE-R signals: for example, if there is not a full 66B block available for transmission, the Local Fault control block will be transmitted instead, maintaining the 66B block alignment with the data it replaces.

#### 7.1.6 Scrambled Idle Test Pattern Generation

The MLG mux may optionally generate for each lane a scrambled idle test pattern. This test pattern can traverse a gearbox, and can be checked by the far-end MLG demux, or looped back at the MLG demux or Ethernet Rx and checked at the near end MLG demux. An MLG implementation that includes this capability shall perform it as described in this clause

When a scrambled idle pattern is enabled for a given 10G signal, it shall be generated at the input to the scrambler (see 7.1.7). The input to the scrambler is a control block (block type=0x1E) with all idles as defined in IEEE Std 802.3ba-2010 Figure 82–5. When switching between scrambled idle test pattern mode and normal operation, the 66B block alignment shall be maintained.

#### 7.1.7 Scramble

After idle insertion/deletion and Local Fault insertion if necessary, the resulting stream is re-scrambled. This is done according to clause 49.2.6 of IEEE Std 802.3-2008.

#### 7.1.8 Block Distribution

The 66B blocks of each 10GBASE-R signal are distributed to two MLG lanes, alternating 66B blocks on each lane. This is a similar process to that described in clause 82.2.6 of IEEE Std 802.3ba-2010, but distributing to two lanes rather than four or ten lanes.

### 7.1.9 Alignment Marker Insertion

In order to support deskew and reordering of the MLG lanes into the constituent 10GBASE-R signals at the MLG demux, alignment markers are added periodically to each MLG lane. Each alignment marker is a special 66B block. The alignment markers shall be inserted after every 16383 data blocks on each MLG lane in the same way (at the same time on all twenty MLG lanes) as the insertion of PCS lane alignment markers



Multi-link Gearbox Implementation Agreement

described in clause 82.2.7 of IEEE Std 802.3ba-2010. The alignment marker values are given in Table 1. These values are distinct from the PCS lane alignment markers used for 40GBASE-R and 100GBASE-R signals, so there is no possibility to accidentally frame ten 10GBASE-R signals as a 100GBASE-R or vice-versa. The BIP<sub>3</sub> and BIP<sub>7</sub> fields of each lane alignment marker are calculated over all of the previous bits on the given MLG lane, from and including the previous lane alignment marker but not the current lane alignment marker per the procedures described for PCS lanes in clause 82.2.8 of IEEE Std 802.3ba-2010.

## 7.1.10 100GBASE-R PMA(20:n)

The processes described in clauses 7.1.1 through 7.1.9 will produce twenty MLG lanes, each with a bit rate of 5.15625 Gb/s ±100ppm (all MLG lanes locked to the common clock source). These MLG lanes can now be combined as if they were 100GBASE-R PCS lanes using the 100GBASE-R PMA into any physical lane configuration used to support 100GBASE-R. The most typical value of "n" is expected to be 4 for the MLG application. A PMA(20:4) will produce a 4-lane by 25.78125 Gb/s interface, where each of these physical lanes carries five of the twenty MLG lanes, bit multiplexed. Note that an implementation may support generation of any of the optional test patterns specified for a 100GBASE-R PMA across the MLG link: see IEEE Std 802.3ba-2010 clause 83.5.10. If supported, the corresponding MDIO control variables must also be supported.

## 7.1.11 MLG mux Management

#### Control Variables:

- MLG\_mux\_Enable Enables or disables the MLG function output
- MLG\_mux\_10G\_Enable\_0 through MLG\_mux\_10G\_Enable\_9 Enables or disables each of the 10G lanes. Any disabled lane will have Local Fault inserted as described in 0.
- MLG\_mux\_10G\_Output\_Timing\_Reference Selects which of the 10GBASE-R signals provides the 10G timing output reference.
- MLG\_mux\_scrambled\_idle\_enable\_0 through
   MLG\_mux\_scrambled\_idle\_enable\_9 if implemented, enables or disables the scrambled idle test pattern generated on a given 10G lane

#### Status Variables:

- Signal\_Detect\_0 through Signal\_Detect\_9 Indicates whether a 10GBASE-R signal was successfully recovered through CDR and the 66B block lock process on each of the input lanes.
- MLG\_mux\_scrambled\_idle\_ability Indicates whether this implementation of MLG has the ability to generate the 10G scrambled idle test pattern on each 10G lane.

### 7.2 MLG demux

The block diagram for the MLG demux is given in Figure 5.



IA OIF-MLG-01.0 Multi-link Gearbox Implementation Agreement 10GBASE-R #1 10GBASE-R #9 10GBASE-R #0 scramble scramble scramble idle insert/ idle insert/ External 10G Reference Clock(s) (10x) 10GBASE-R Clock Domain FIFO FIFO MIG Clock Domain descramble descramble descramble #0 #9 lane lane interleav interleave interleave alignment alignment #0 #19 Lane deskew and reorder lane block lane block lane block #0 #19 100GBASE-R PMA 20:n CDR CDR CDR CDR

Figure 5: MLG demux Block Diagram

### 7.2.1 100GBASE-R PMA(20:n)

Selected MLG Output Clock Reference

The input to the MLG mux will come from a physical interface that is similar to that of 100GBASE-R. For the most common MLG configuration, this is expected to be a 4-lane by 25.78125 Gb/s interface, where each of these physical lanes carries five of the twenty MLG lanes, bit multiplexed, but other lane counts which are divisors of 20 are possible. The PMA(n:20) will demultiplex the MLG lanes as if they were PCS lanes into twenty individual bit streams of 5.15625 Gb/s ±100ppm. Note that an implementation may support detection of any of the optional test patterns specified for a 100GBASE-R PMA across the MLG link: see IEEE Std 802.3ba-2010 clause 83.5.10. If supported, the corresponding MDIO control and status variables must also be supported.

### 7.2.2 Lane block sync

66B block sync is obtained on each of the MLG lanes in the same manner as 100GBASE-R PCS lanes using the state diagram in Figure 82-10 of IEEE Std 802.3ba-2010.



## 7.2.3 Alignment lock

Alignment marker lock is obtained on each MLG lane in the same manner as 100GBASE-R PCS lanes using the state diagram in Figure 82-11 of IEEE Std 802.3ba-2010, using the expected lane alignment marker values from Table 1.

#### 7.2.4 BIP monitor

The expected BIP value is compared to the received BIP value in each received alignment marker and BIP error counters for each MLG lane are incremented as described for PCS lanes in clause 82.2.14 of IEEE Std 802.3ba-2010.

#### 7.2.5 Lane reorder

Once alignment marker lock has been obtained on the two MLG lanes that comprise a 10GBASE-R signal, those lanes are deskewed, reordered and the 66B blocks interleaved to reconstitute the original 10GBASE-R signal.

## 7.2.6 Alignment removal

The alignment markers in each MLG lane are removed in the same way as for 100GBASE-R PCS lane alignment markers described in clause 82.2.14 of IEEE Std 802.3ba-2010.

#### 7.2.7 Lane Interleave

The pairs of MLG lanes comprising each 10GBASE-R signal being carried over the MLG link, are 66B block interleaved to reconstitute the original 10GBASE-R signals.

#### 7.2.8 Descramble

The non-sync header bits of the 10GBASE-R signal are descrambled using the process as described in clause 49.2.10 of IEEE Std 802.3-2008.

#### 7.2.9 Scrambled Idle Test Pattern Checker

The MLG mux may optionally implement a scrambled idle test pattern checker for each 10GBASE-R signal. If implemented, it shall be as described in this clause.

When align\_status is true and the scrambled idle receive test-pattern mode is active, the scrambled idle test-pattern checker observes the sync header and the output from the descrambler. When the sync header and the output of the descrambler is the all idle pattern, a match is detected. When operating in scrambled idle test pattern, the test-pattern error counter counts blocks with a mismatch. Any mismatch indicates an error and shall increment the test-pattern error counter. Due to the error multiplication characteristics of the descrambler, the incoming bit error ratio can be estimated by dividing the 66-bit block error ratio by a factor of 124.

#### 7.2.10 Idle Insert/Delete

Idles are inserted or deleted as necessary to map the rate of each 10GBASE-R signal to the required 10G output clock rate. Idle insertion and deletion shall comply with the rules defined in IEEE Std 802.3-2008 clause 48.2.4.2.3.

Note, each 10GBASE-R signal can in theory be mapped to an independent 10G output clock domain, driven by an external 10G clock reference. The external 10G reference clock(s) may be sourced from either a local, free-running oscillator (±100ppm), or from a



Multi-link Gearbox Implementation Agreement

system/network level BITS/SyncE timing architecture. The exact implementation of the external 10G reference clock(s) for a given application is a system architecture decision, and outside the scope of this IA.

However for reference it is noted that a BITS/SyncE timing architecture can be used to allow a timing reference from one of the 10GBASE-R input signals to be carried across a MLG link (and used to clock one or more of the 10GBASE-R output signals).

#### 7.2.11 Scramble

After idle insertion/deletion, each 10GBASE-R signal is re-scrambled according to clause 49.2.6 of IEEE Std 802.3-2008.

## 7.2.12 MLG demux Management

#### Control variables:

- MLG\_demux\_10G\_Enable\_0 through MLG\_demux\_10G\_Enable\_9 Enables or disables each of the 10G output lanes.
- MLG\_demux\_scrambled\_idle\_enable\_0 through
   MLG\_demux\_scrambled\_idle\_enable\_9 if implemented, enables or disables the scrambled idle test pattern checker for the indicated 10G lane.

#### Status variables:

Note that MLG lanes may be received by the MLG demux on different lanes than those on which they were originally transmitted by the MLG mux due to skew between lanes and multiplexing by the intervening 100GBASE-R PMA(s). Prior to the lane reorder block, MLG lanes are known simply by the position 0..19 on which they were received. After alignment lock on all lanes and lane reorder, MLG lanes are known by which half of which 10GBASE-R signal they represent (0.0, 0.1, 1.0, ..., 9.1).

- MLG\_demux\_Link\_Status indicates whether the input lanes of the MLG demux are being received at the PMA(n:20). Depending on n, individual lane status variables may be available. Since n is implementation dependent, so are the status registers.
- block\_lock\_0 through block\_lock\_19 indicate whether 66B block lock has been achieved on each of the MLG lanes
- am\_lock\_0 through am\_lock\_19 indicates whether alignment marker lock has been achieved on each of the MLG lanes
- MLG\_demux\_lane\_alignment\_status indicates whether all 20 lanes have achieved lane alignment marker lock, that the 20 distinct lane markers are received, and inter-MLG lane skew permits the 10GBASE-R signals to be reassembled.
- BIP\_error\_counter\_0 through BIP\_error\_counter\_19 contains the count of BIP errors counted on each MLG lane.
- lane\_0\_mapping through lane\_19\_mapping indicates which (logical) MLG lane is received in each MLG lane position. Note that the MLG lanes that may be received in a MLG lane position are numbered 0.0, 0.1, 1.0, ..., 9.1.
- MLG\_demux\_scrambled\_idle\_ability indicates whether this implementation implements the optional scrambled idle pattern checker in the MLG demux
- MLG\_demux\_scrambled\_idle\_error\_0 through
   MLG\_demux\_scrambled\_idle\_error\_9 When the test pattern checker is



Multi-link Gearbox Implementation Agreement

enabled, counts the pattern mismatches on the indicated 10GBASE-R signal. The counter is reset to zero at the point that the test pattern checker is enabled.

## 7.3 Generic MLG Management

#### Control Variables:

MLG\_10G\_loopback\_enable\_0 through MLG\_10G\_loopback\_enable\_9: When
enabled, loops back the 10GBASE-R signal recovered on the given 10G output
interface at the MLG demux to the corresponding 10G input interface at the MLG
mux.



## 8 References

## 8.1 Normative references

- [1] IEEE Std 802.3-2008 Part 3: Carrier sense multiple access with Collision Detection (CSMA/CD) Access Method and Physical Layer Specifications.
- [2] IEEE Std 802.3ba-2010: Amendment 4: Media Access Control Parameters, Physical Layers, and Management Parameters for 40 Gb/s and 100 Gb/s Operation

# 9 Appendix A: List of companies belonging to OIF when document is approved

Acacia Communications FCI USA LLC MoSys, Inc.
ADVA Optical Networking Fiberhome Technologies Group NEC

Alcatel-Lucent Finisar Corporation NeoPhotonics

Altera France Telecom Group/Orange Nokia Siemens Networks

AMCC Fujitsu NTT Corporation

AMCC Fujitsu NTT Corporation

Amphenol Corp. Fundacao.CPqD Oclaro

Anritsu Furukawa Electric Japan Opnext
Applied Communication Sciences GigOptix Inc. PETRA
AT&T Hewlett Packard Picometrix

Avago Technologies Inc. Hitachi PMC Sierra

Broadcom Hittite Microwave Corp QLogic Corporation

Brocade Huawei Technologies Reflex Photonics

Centellax, Inc. IBM Corporation Semtech

China TelecomInfineraSHF Communication TechnologiesCiena CorporationInphiSumitomo Electric IndustriesCisco SystemsIP InfusionSumitomo Osaka Cement

ClariPhy CommunicationsJDSUTE ConnectivityCogo OptronicsJuniper NetworksTektronixComcastKDDI R&D LaboratoriesTellabsCortina SystemsKotura, Inc.TeraXion

CyOptics LeCroy Texas Instruments

Dell, Inc. LSI Corporation Time Warner Cable

Department of Defense Luxtera TriQuint Semiconductor

Deutsche Telekom M/A-COM Technology Solutions, Inc. u²t Photonics AG

ECI Telecom Ltd. Marben Products Verizon

Emcore Maxim Integrated Products Verizon

Warbeit Products Verizon

Verizon

Verizon

Verizon

Emcore Maxim Integrated Products Vitesse Se Emulex Mayo Clinic Xilinx

Ericsson Metaswitch Xtera Communications
ETRI Mitsubishi Electric Corporation Yamaichi Electronics Ltd.

EXFO Molex ZTE Corporation